DataSheet.in

FIN210AC डेटा पत्रक PDF( Datasheet डाउनलोड )


डेटा पत्रक - 10-Bit Serializer / Deserializer Supporting Cameras and Small Displays up to 48MHz - Fairchild Semiconductor

भाग संख्या FIN210AC
समारोह 10-Bit Serializer / Deserializer Supporting Cameras and Small Displays up to 48MHz
मैन्युफैक्चरर्स Fairchild Semiconductor 
लोगो Fairchild Semiconductor लोगो 
पूर्व दर्शन
1 Page
		
<?=FIN210AC?> डेटा पत्रक पीडीएफ

FIN210AC pdf
FIN210AC (Serializer DIRI=1) Pin Descriptions
Pin Name
DIRI
CTL_ADJ
S0
Description
Control to determine serializer or deserializer configuration.
Adjusts CTL drive to compensate for environmental conditions
and length.
0 Deserializer
1 Serializer
0 Low drive (low power)
1 High drive (high power)
Configure frequency range for the PLL.
See Table 1 Serializer (DIRI=1) Control Pin.
S1 Configure frequency range for the PLL.
See Table 1 Serializer (DIRI=1) Control Pin.
PLL0
Divide or adjust the serial frequency.
See Table 1 Serializer (DIRI=1) Control Pin.
PLL1
CKREF
STROBE
DP[1:10]
CKSO+
CKSO-
DSO+
DSO-
CKSI+
CKSI-
CKP
/DIRO
VDDP
VDDS
VDDA
GND
N/C
Divide or adjust the serial frequency.
See Table 1 Serializer (DIRI=1) Control Pin.
LV-CMOS clock input and PLL reference.
LV-CMOS strobe input for latching data (DP [1:12]) into the serializer on the rising edge.
LV-CMOS parallel data input. (GND input if not used)
CTL Differential serializer output bit clock.
CKSO+: Positive signal; CKSO-: Negative signal.
CTL Differential serial output data signals.
DSO+: Positive signal; DSO-: Negative signal.
CTL Differential deserializer input bit clock.
CKSI+: Positive signal; CKSI-: Negative signal.
No connect unless in “clock pass-through” mode.
LV-CMOS word clock output or Pixel clock output.
No connect unless in “clock pass-through” mode.
LV-CMOS output, Inversion of DIRI in normal operation. Can be used to drive the DIRI
signal of the deserializer where the interface needs to be turned around.
No connect if not used.
Power supply for parallel I/O. (All VDDP pins must be connected to VDDP)
Power supply for serial I/O.
Power supply for core.
All GND pins must be connected to ground. BGA: all GND pads. MLP: Pin 29 & GND PAD must be grounded.
No connect. (Do not connect to GND or VDD)
Note:
1. 0=GND; 1=VDDP
FIN210AC (Serializer DIRI=1) Pin Configurations
123456
A DP[4]
DP[2]
GND CTL_ADJ
N/C
CKREF
www.DataSBheetD4PU[6.c] om DP[5]
DP[1]
N/C STROBE /DIRO
C CKP
N/C DP[3] N/C CKSO+ CKSO-
D N/C
DP[7]
VDD P
GND
DSO -
DSO+
E DP[8]
DP[9]
GND
VDD S
CKS I+
CKSI -
F DP[10]
GND
N/C VDDA N/C
DIRI
DP[4] 1
DP[5] 2
DP[6] 3
VDDP 4
CKP 5
DP[7] 6
DP[8] 7
DP[9] 8
SERIALIZER
GND PAD
24 CKSO+
23 CKSO-
22 DSO+
21 DSO-
20 CKSI-
19 CKSI+
18 DIRI
17 VDDS
G GND
N/C
PLL 1
P LL 0
S1
S0
42-Ball BGA, 3.5 x 4.5mm, .5mm pitch (Top View)
32-pin MLP, 5 x 5mm, .5mm pitch (Top View)
(Center pad must be grounded)
Figure 2. FIN210AC (Serializer DIRI=1) Pin Assignments (Top View)
© 2009 Fairchild Semiconductor Corporation
FIN210AC • Rev. 1.0.1
2
www.fairchildsemi.com

विन्यास 17 पेज
डाउनलोड[ FIN210AC Datasheet.PDF ]


शेयर लिंक


अनुशंसा डेटापत्रक

भाग संख्याविवरणविनिर्माण
FIN210AC10-Bit Serializer / Deserializer Supporting Cameras and Small Displays up to 48MHzFairchild Semiconductor
Fairchild Semiconductor


भाग संख्याविवरणविनिर्माण
30L120CTSchottky RectifierPFC Device
PFC Device
AT28C010-12DKSpace 1-MBit (128K x 8) Paged Parallel EEPROMATMEL
ATMEL
B20NM50FDN-CHANNEL POWER MOSFETSTMicroelectronics
STMicroelectronics
D8442SD844SavantIC
SavantIC
FAE391-A20AM/FM Automotive Electronic TunerMitsumi
Mitsumi


Index : 0  1  2  3  4  5  6  7  8  9  A  B  C  D  E  F  G  H  I  J  K  L  M  N  O  P  Q  R  S  T  U  V  W  X  Y  Z



www.DataSheet.in    |   2017   |  संपर्क   |   खोज     |   English